Jump to content
NEurope
Sign in to follow this  
Teppo Holmqvist

Rev processor unveiled?

Recommended Posts

P.A. Semi Unveils Game-Changing Multicore Processor Family

 

Industry Veterans Launch New Company and PWRficientTM Processor Family; Announce Power ArchitectureTM License from IBM.

 

Fall Processor Forum – San Jose, Calif. – Oct. 24, 2005 – Emerging from more than two years of stealth development, P.A. Semi today unveiled the PWRficientTM processor family—a 64-bit multicore, scalable processor line based on the Power ArchitectureTM from IBM—that delivers high performance at very low power consumption, offering up to a tenfold advantage in performance per watt over the industry. P.A. Semi is headed by Dan Dobberpuhl, the acclaimed lead designer of the DEC Alpha series of microprocessors, the ultra-power-efficient StrongARM microprocessors, and the first commercial multicore processors including the SiByte 1250. The 150-strong processor, ASIC, software and systems engineering team also includes key designers of other defining processor architectures, such as Opteron, Itanium, and UltraSPARC.

 

"The next wave of microprocessor innovation is contingent on solving the problem of dramatically increased power consumption," said cofounder, president, and CEO Dan Dobberpuhl. "We had to start from scratch, rethinking every step, to achieve our breakthrough performance-per-watt design. The result is a paradigm-shifting processor that has been enthusiastically received by our customers, who look forward to building a new breed of cool, efficient, yet high-performance, systems around the PWRficient processor."

 

PWRficient HIGH PERFORMANCE AT LOW POWER

 

The PWRficient processors address the multibillion-dollar high-performance embedded and computing markets to redefine power, cost, and throughput efficiency in high-performance processing. The unique system-on-chip architecture and design, underpinned by 50 patents filed and pending, delivers high performance (up to 2.5GHz per-core) at phenomenally low power consumption. In terms of performance per watt, the defining metric for all next- generation processors, PWRficient is up to 10 times superior to the competition. For example, the first PWRficient processor, a dual-core chip running at 2GHz, dissipates just 5-13 watts typical, depending upon the application.

 

Beyond performance per watt, the PWRficient processor delivers key breakthroughs in cost and throughput efficiency. PWRficient processors are the first processors in their class to integrate what is typically a three- to five-chip-set platform into a single chip, called a "platform processor." Not only does the integration of the cores, memory, south bridge, and high-speed I/O onto one chip dramatically reduce the cost of silicon and power consumption, but it also delivers high throughput at low latency.

 

PWRficient SCALABILITY

 

Through its unique modular architecture, which allows the number of cores, memory controllers, cache, serdes lanes, and protocols to easily scale, P.A. Semi will deliver a family of PWRficient processors targeting a variety of applications, including high-performance computing, embedded datacom and telecom, storage, and other embedded consumer applications. Additionally, this modularity advantage enables P.A. Semi to tape out new PWRficient processors in one quarter, versus the years common in the industry

 

"P.A. Semi's PWRficient processor addresses the fundamental challenge facing all next-generation processors by delivering higher performance and reduced power," says In-Stat analyst and Microprocessor Report editor in chief Kevin Krewell. "In being phenomenally low-power while still being able to run at high clock speeds, the PWRficient processor is ahead of today's processors and will be a significant challenger to the much vaunted devices on its competitors' roadmaps."

 

THE PWRficient PROCESSOR ROLLOUT

 

The first PWRficient chip, the PA6T-1682M, which dissipates between just 5-13 watts, depending upon the application, is a dual-core implementation running at 2GHz with two DDR2 memory controllers, 2MB of L2 cache, and a flexible I/O subsystem that supports eight PCI Express controllers, two 10 Gigabit Ethernet XAUI controllers, and four Gigabit Ethernet SGMII controllers sharing 24 serdes lanes. It will sample in the third calendar quarter of 2006, with single-core and quad-core versions due in early and late 2007, respectively, and an eight-core version planned for 2008.

 

PWRficient ARCHITECTURAL ELEMENTS

 

The PWRficient family of platform processors is derived from a common set of fundamental architectural elements. A coherent, ordered crossbar called CONEXIUMTM interconnects multiple Power cores, L2 caches, memory controllers, and the ENVOITM I/O subsystem. ENVOI combines a set of configurable serdes lanes with a set of protocol controllers for such I/O standards as PCI Express, Gigabit Ethernet, and 10 Gigabit Ethernet.

 

These controllers share a bridge to CONEXIUM, as well as a set of centralized DMA channels, offload engines, and a coherent I/O cache. The architecture supports a variety of offload engines, including support for TCP/IP, iSCSI, cryptography (IPSec and SSL), and RAID. This layered, scalable architecture results in versatile single-chip solutions that can be quickly developed by combining the appropriate number of Power cores, memory controllers, and L2 caches with a suitable number of serdes lanes and protocol controllers.

 

P.A. Semi also employs a unique scalable-socket plan, which provides several options for performance upgrades or cost reductions with little or no design effort. P. A. Semi defines a "socket" (package, pinout, and power envelope) by the number of memory controllers (up to four), the number of serdes I/O lanes (up to 32), and the supported system peripherals. Each socket supports several performance levels by varying the number of cores (up to eight on a chip) and the size of the L2 cache (up to 8MB). Within a socket definition, processors are tailored to different applications by adjusting the number and type of the high-speed I/O protocols (for example PCI Express, 10 Gigabit Ethernet, 1 Gigabit Ethernet, SATA/SAS, RapidIO, and Fibre Channel). Initial socket definitions include the "E" socket (entry), "M" socket (midrange), and "P" socket (performance). Customers can design to a specific socket, instead of a specific processor, to enable easy migration to compatible processors.

 

P.A. SEMI STRATEGIC PARTNERS AND ECOSYSTEM

 

P.A. Semi is partnered with some of the most notable names in technology, having licensed the Power Architecture from IBM [see other news release, P.A. Semi Signs Power Architecture License], and is supported by an ecosystem of partners, including Macraigor Systems, Micron, MontaVista Software, QNX Software Systems, SMART Modular Technologies, Inc., Terra Soft Solutions, and Wind River.

 

P.A. Semi is backed by two of the most respected venture-capital firms, Bessemer Venture Partners and Venrock Associates.

 

FALL PROCESSOR FORUM PRESENTATION

 

Jim Keller, vice president of engineering, Architecture Group, P.A. Semi, will present the PWRficient processor architecture at Fall Processor Forum in San Jose, California, on Tuesday, October 25 at 9:50 a.m. in a session titled "A Power-Efficient, Scalable Processor Family." The new PWRficient processor will also be demonstrated at the show on an EVE (Emulation and Verification Engineering) ZeBu-XL emulation platform.

 

More information on P.A. Semi, its founders, the PWRficient processor family, and its partners appears on the new P.A. Semi web site, also launched today, at http://www.pasemi.com.

 

URL: http://www.pasemi.com/news/releases/2005_oct_24_1.html

Share this post


Link to post
Share on other sites
It could perfectly fit for the Revolution but Nintendo has a contract with IBM.

 

Yeah, they have. But P.A. Semi also has contract with IBM, so it wouldn't be very far-fetched to assume that Broadway is actually based on IBM / P.A. Semi processor technology.

Share this post


Link to post
Share on other sites
Yeah, they have. But P.A. Semi also has contract with IBM, so it wouldn't be very far-fetched to assume that Broadway is actually based on IBM / P.A. Semi processor technology.

 

Also Nintendo have stated that Revolution will be power efficient, unlike some other consoles.

Share this post


Link to post
Share on other sites

The PowerPC970FX is very power efficient. Yeah P.A. Semi licenced part of the PowerPC architecture from IBM and then build their own custom energy saving but powerfull CPU.

 

Another problem is that:

 

 

"It will sample in the third calendar quarter of 2006, with single-core and quad-core versions due in early and late 2007, respectively, and an eight-core version planned for 2008."

 

 

That is too late for the Revolution. In the third quarter 2006 the chips for the Revolution have to be mass produced. P.A. Semi talks about "samples" and this means maybe a bucket full of chips.

Share this post


Link to post
Share on other sites

maybe its an exsisting processor base, with some of these power reducing features built into it, who knows yet? good find though.

Share this post


Link to post
Share on other sites

That would be a fairly perfect CPU. Very low wattage considering it's power. Impressive.

Share this post


Link to post
Share on other sites

IBM PowerPC970FX 2GHz: 1 Volt Core, 24.5 Watt needed!

 

 

For an example the 360 needs about 160 Watt when idling and it goes up to 254 Watt during play. So 24.5 + GPU + System is far more efficient than the 360. The chip can go up to 105 degrees without getting damaged so you could use passive cooling depending on what you do -> minimal noise!

Share this post


Link to post
Share on other sites

That's a nice glimpse at what we can expect the Revo Processor to be like and I hope it's something like this, but if this company can do such a power efficient processor, IBM should be able to do the same!?

Share this post


Link to post
Share on other sites

That's just amazing how low power consumption that is. Even the Pentium M sucks up a good 25 watt. Hell, they could use it for the Game Boy 3 almost ;)

 

Anyway, considering this technology is so new, it probably won't be in the Revolution. It would be very, very perfect though.

Share this post


Link to post
Share on other sites
That's a nice glimpse at what we can expect the Revo Processor to be like and I hope it's something like this, but if this company can do such a power efficient processor, IBM should be able to do the same!?

 

You'll probably find that the license deal with IBM means that IBM have a preferential situation with regard to using the tech in the future.

Share this post


Link to post
Share on other sites
You'll probably find that the license deal with IBM means that IBM have a preferential situation with regard to using the tech in the future.

 

Thanks for that clarification, I wasn't aware of this. If I got you right, does this mean that IBM can almost use everything Semi developed regarding the PowerPC?

If so: cool :D

Share this post


Link to post
Share on other sites
Thanks for that clarification, I wasn't aware of this. If I got you right, does this mean that IBM can almost use everything Semi developed regarding the PowerPC?

If so: cool :D

 

Yeah, usually when you license tech like this out, there's usually a return clause that says you can get something in return, this might be something as simple as a share of the license fees on the new tech up to as far as having the exclusive manfacturing rights on the finished product. The way I see it, something in vein of the latter possibility is most likely; for starters the new chip tech is based of existing IBM technology, so IBM are going to be loathe to allow another chip maker to start building competing chips using their tech, and secondly these guys are likely just a design group so they would not have manfacturing facilities.

Share this post


Link to post
Share on other sites

Good call Yen thanks for the info mate. This tech sounds VERY Revo worthy to me. Matches all the comment they have been saying about the quietness and the ability to make it small.

Share this post


Link to post
Share on other sites
Sign in to follow this  

×